repo | techs | stars | weekly | forks | weekly |
---|---|---|---|---|---|
RT-Thread/rt-thread | CAssemblyHTML | 8.8k | +16 | 4.7k | +3 |
unicorn-engine/unicorn | CPythonJava | 6.7k | +15 | 1.2k | -1 |
mortbopet/Ripes | C++AssemblyCMake | 2.1k | +12 | 249 | 0 |
darklife/darkriscv | VerilogSystemVerilogTeX | 1.7k | +10 | 257 | +2 |
SI-RISCV/e200_opensource | VerilogCAssembly | 2.4k | +8 | 975 | 0 |
renode/renode | RobotFrameworkC#Python | 1.3k | +8 | 227 | +2 |
chipsalliance/rocket-chip | ScalaPythonC++ | 2.8k | +7 | 1k | +5 |
openhwgroup/cva6 | SystemVerilogCAssembly | 1.8k | +7 | 549 | +1 |
SpinalHDL/VexRiscv | AssemblyScalaC++ | 2k | +4 | 354 | 0 |
olofk/serv | VerilogPythonTcl | 1.1k | +4 | 155 | +1 |
stnolting/neorv32 | VHDLCMakefile | 1.2k | +4 | 172 | 0 |
mikeroyal/RISC-V-Guide | Assembly | 366 | +3 | 27 | 0 |
riscv/meta-riscv | BitBakeC++Makefile | 309 | +2 | 124 | +2 |
ultraembedded/biriscv | VerilogC++Other | 665 | +2 | 125 | +1 |
splinedrive/kianRiscV | AGS ScriptAssemblyC | 312 | +2 | 22 | 0 |
openhwgroup/core-v-verif | AssemblySystemVerilogC | 328 | +1 | 183 | -1 |
syntacore/scr1 | SystemVerilogCMakefile | 689 | +1 | 240 | 0 |
sergeykhbr/riscv_vhdl | VerilogC++SystemVerilog | 537 | +1 | 96 | 0 |
lowRISC/ibex | SystemVerilogPythonC++ | 1.1k | 0 | 447 | +2 |
OpenXiangShan/XiangShan | ScalaPythonOther | 4k | 0 | 545 | 0 |
chipsalliance/Cores-SweRV | SystemVerilogCPerl | 730 | 0 | 194 | 0 |
riscv-mcu/e203_hbirdv2 | VerilogCAssembly | 923 | 0 | 287 | 0 |
ultraembedded/riscv | VerilogC++C | 933 | 0 | 192 | 0 |
Tencent/ncnn | C++CGLSL | 18k | 0 | 4k | 0 |
riscv-boom/riscv-boom | ScalaCShell | 1.5k | 0 | 381 | 0 |